Processor Models

Some of the documents in this section contain live references, or pointers, to information created and maintained by other institutions. Please note that SCRA & DARPA do not control and cannot guarantee the relevance, timeliness, accuracy, or even the continued existence of these outside materials. Errors may be brought to our attention via Webmaster and will be corrected as soon as possible.

View an Abstract Description for a RASSP Developed Module:

SCRA & DARPA do not guarantee, warrant, vouch for or endorse any of the material (Software, VHDL Models or Course Modules, etc) that may be found on this server or on any server pointed to by this server. The material may not have been tested or may not have been tested completely and if used it is at the users own risk.


This code is provided as-is with no warranty of any kind with regard to this material, either expressed or implied, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. For limitations and restrictions on using this material see the DISCLAIMER page.
RASSP Processor Modeling Effort at Georgia Institute of Technology
Point of Contact: Dr. Vijay Madisetti
Form to request information on licensing GTRC models
Processor Architectures
General Taxonomy Level : Behavioral, Full Functional
Created by : Georgia Institute of Technology/ Digital Signal Processing Laboratory
Synthesizable DLX: Generic 32-bit RISC Processor
as part of a complete VLSI Design Course
Description : Based on Hennessy & Patterson's generic 32-bit RISC
Processor Architecture, Synthesizable on Synopsys version 3.2a
General Taxonomy Level : RTL/Structural Version
Created by : University of Stuttgart / Department of Computer Science
DLX: Generic 32-bit RISC Processor -- Copyright (C) 1993, Peter J. Ashenden
or On-line archive
Description : Hennessy & Patterson's generic 32-bit RISC Processor
Architecture
General Taxonomy Level : Behavioral and RTL Versions
Created by : Peter J. Ashenden (petera@cs.adelaide.edu.au)
Alternate DLX: Generic 32-bit RISC Processor -- a compressed tar file
Description : Hennessy & Patterson's generic 32-bit RISC Processor
Architecture
General Taxonomy Level : Behavioral Versions
Created by : Avaneendra Gupta, Paul R. Stephan
behavioral only (Here) -- An On-line Archive
RTL only (Here) -- An On-line Archive
structural only (Here) -- An On-line Archive
documentation (Here) -- An On-line Archive
test vector responses (Here) -- An On-line Archive
Description : op-code (but not pin compatible) clone of the i8085
microprocessor
General Taxonomy Level : Behavioral and structural models
Created by : Alexander Miczo (alex@attest.com) Attest Software, Inc.
i80386 Microprocessor -- Copyright (C) Convergent, Inc. 1988
Description : Incomplete i80386 processor model
General Taxonomy Level : Behavioral
Created by : Mark Dakur
M68000 microprocessor (Here) and the necessary package (functions)
is contained in the dde-benchmark suite
Description : M68000 microprocessor model
General Taxonomy Level : Behavioral
Created by : Ric Heishman, Dave Hollinden, John Krautheim, Tim McBrayer
and Praveen Sinha (University of Cincinnati)
AMD 2901 (Here) -- a compressed tar file
Description : AMD 2901 4-bit microprocessor slice
General Taxonomy Level : Behavioral and Structural
Created by : Champaka Ramachandran (champaka@balboa.eng.uci.edu)
Univ. of Cal.,Irvine,
AMD 2910 (Here) -- a compressed tar file
Description : AMD 2910 bit slice
General Taxonomy Level : Dataflow and Structural
Created by : Champaka Ramachandran (champaka@balboa.eng.uci.edu)
Univ. of Cal.,Irvine,
ERC32 processor model
Description : ERC32 is a radiation-tolerant SPARC V7 processor
developed for space applications.
General Taxonomy Level : Fully functional, timing accurate
Created by : European Space Agency
Additional Information about the model (Here)
DP32 (Here)
Description : DP32 processor model used in the VHDL cookbook
General Taxonomy Level : Behavioral
Created by :
Z80 (Here) -- a compressed tar file
Description : Testbench and parser for test patterns that were
generated by the Sentry test, this is not a Z80 model, but can
be used as a testbench for it.
General Taxonomy Level : Behavioral
Created by : M. Markowitz ( EDN Magazine )
W. Billowitch ( VHDL Technology Group )


Copyright © 1994-97 RASSP E&F
All rights reserved.

Webmaster

vhdl/models/processor.html