Bus and Interconnect Models

Some of the documents in this section contain live references, or pointers, to information created and maintained by other institutions. Please note that SCRA & DARPA do not control and cannot guarantee the relevance, timeliness, accuracy, or even the continued existence of these outside materials. Errors may be brought to our attention via Webmaster and will be corrected as soon as possible.

View an Abstract Description for a RASSP Developed Module:

SCRA & DARPA do not guarantee, warrant, vouch for or endorse any of the material (Software, VHDL Models or Course Modules, etc) that may be found on this server or on any server pointed to by this server. The material may not have been tested or may not have been tested completely and if used it is at the users own risk.


This code is provided as-is with no warranty of any kind with regard to this material, either expressed or implied, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. For limitations and restrictions on using this materialsee the DISCLAIMER page.
RASSP Processor Modeling Effort at Georgia Institute of Technology
Point of Contact: Dr. Vijay Madisetti
Form to request information on licensing GTRC models
Processor Architectures
General Taxonomy Level : Behavioral, Full Functional
Created by : Georgia Institute of Technology/ Digital Signal Processing Laboratory
Intel 8251 USART
Description : Intel 8251 Universal Synchronous/Asynchronous
Receiver/Transmitter (USART)
General Taxonomy Level : Full Functional
Created by : Indraneel Ghosh (University Of California, Irvine)
UART Receiver -- a VHDL file
Description : Models the receive portion of a UART
General Taxonomy Level : Behavioral
Created by : Ben Cohen, VhdlCohen@aol.com
UART Transmitter -- a VHDL file
Description : Models the transmit register of a UART
General Taxonomy Level : Behavioral
Created by : Ben Cohen, VhdlCohen@aol.com
VME Bus Model -- a compressed tar file
Description : This VME bus model is designed to allow test vectors
to be input on a separate set of signals, which then operate the
the VME bus. NOT thoroughly tested.
General Taxonomy Level : Behavioral
Created by : Tom Rust and Don Day (RGB Spectrum)
Email: tom@rgb.com, don@rgb.com
VME Bus Model (Here)
Description : ERC32 VMEbus Interface (EVI32)
Specification and synthesizable VHDL model
General Taxonomy Level : Synthesizable RTL
Created by : European Space Agency


Copyright © 1994-97 RASSP E&F
All rights reserved.

Webmaster

vhdl/models/bus.html